



# MEASURING AND CONTROL EQUIPMENT ON THE RFSOC FOR HOBICAT FACILITY

## A. Ushakov<sup>†</sup>, A. Neumann, P. Echevarria, Helmholtz-Zentrum Berlin, Berlin, Germany

ABSTRACT: Controlling SRF cavities in CW mode in the presence of mechanical disturbances, as well as in the presence of noisy detectors, makes control still a challenge. Internal cavity features such as Lorentzian forces are well understood and predictable, but also make control difficult. An inexpensive solution for compact accelerators that can accommodate many algorithms simultaneously on a single board at an affordable price is RFSoC. Their analog circuits are not yet accurate. Nevertheless, a significant reduction in development time can be achieved through an integrated architecture, as well as development tools available on the market. The following will present the RFSoC control hardware with a focus on basic functions, implemented primarily as a firmware solution. The scope of functions is as follows: VNA

measurements to determine resonator quality factor and S-parameters, PLL, control in the presence of noisy detector data, and adaptive RF/piezo control. The results of their tests on the Hobicat test facility will be shown.



## **STATUS OF KALMAN OBSERVER ON RFSOC**











so that the signal sent to the resonator is controlled by the first harmonic in the bandwidth of the resonator itself

**Reference NCO** 

Phase Error

correction

SEL controller project on RFSoC

A/D Converter

atan2

atan2

The NCO simultaneously generates 8 points with a frequency equal to the device bandwidth and simultaneously to the FPGA frequency, which will then be interpolated with a factor of 8. Thus the high-speed ADC/DAC is capable of digitizing/generating signals at a frequency close to the RFSoC frequency limit (about 4GSPS).

Simultaneous processing of 8 data points within the FPGA is possible by means of a polyphase filter

competitive control RFSoC is а and instrumentation solution for laboratories with limited developer resources.





ADPLL system: The system reference frequency, i.e., the PLL output, is 7.68 MHz ADC/DAC sampling frequency is 3932.16 MHz Interpolation mode - 8, samples per clock - 8 FPGA processing clock frequency is 61.44 MHz The main elements of the DSP, providing the operation of the algorithm, are: Phase sweep calculator with overflow control; Multi-channel NCO generator with phase shift and

increment: PI controllers for phase and amplitude correction;

Polyphase FIR filter to enable DSP FPGA computation.





Unwrap

algorithn

**Phase error** 

detection



excitation

This project is designed to compensate microphonic noise

with a predictable response measured in the system

and further compensated by the LMS controller

The compensation is based on compensating a piezo actuator

The difference between the predicted response and the real

one is determined by deconvolution using the IFFT operation

caused by low frequency mechanical effects.

#### REFERENCES

- [1] R.E. Kalman, "A New Approach to Linear Filtering and Prediction Problems", 1960, Transactions of the ASME-Journal of Basic Engineering, 82 (Series D): 35-45
- [2] A. Neumann, W. Anders, O. Kugeler, and J. Knobloch, "Analysis and active compensation of microphonics in continuous wave narrowbandwidth superconducting cavities", Physical Review Accelerators and Beams 13 (2010), p. 082001/1-15
- [3] C. Hovater, T. L. Allison, J. R. Delayen, J. Musson, and T. E. Plawski, "A Digital Self Excited Loop for Accelerating Cavity Field Control", in *Proc.* PAC'07, Albuquerque, NM, USA, Jun. 2007, paper WEPMS060, pp. 2481-2483.
- [4] Travis F. Collins, Robin Getz, Di Pu, and Alexander M. Wyglinski, "Software-Defined Radio for Engineers", 2018, ISBN-13: 978-1-63081-457-1. pp. 213-230, pp. 253-266.
- [5] Steven W. Smith, "Digital Signal Processing: A Practical Guide for Engineers and Scientists", 2003, ISBN-13: 978-0-7506-7444-7. pp. 107-140.
- [6] A. Ushakov et al, "Detuning Compensation in SC Cavities using Kalman Filters", in Proc. 8th Intl. Particle Accelerator Conf. (IPAC'18), Copenhagen, Denmark, pp. 3938-3940.
- [7] A. Ushakov et al, "Developing Kalman Filter based Detuning Control with a Digital SRF CW Cavity Simulator", in Proc. 9th Int. Particle Accelerator Conf. (IPAC'18), Vancouver, BC, Canada, Apr.-May 2018, pp. 2114-2117. doi:10.18429/JACoW-IPAC2018-WEPAK012

- Despite the relatively small market, the RFSoC is already significantly supported by both low-level and high-level development tools from both chip manufacturers and third-party developers. • Tests on the Tesla resonator have already begun.
  - Soon the algorithms will be provided with means for visualization and continuous recording of digitalized data of analog channels on the control computer.

### ACKNOWLEDGEMENT AND PARTNERS

- We thank our colleagues from Matlworks for their continuous help and support without which this would not have been possible. Our thanks go especially to Dr. Mihaela Jarema from Academic Group for her intense remote and local help with the general RFSoC Matlab support and especially Tom Richter for the help in DSP related topics.
- We are grateful to Dr. Julien Branlard and Andrea Bellandi for the knowledge share in the resonance control of the SRF cavities during the joint test in the Hobicat facility.

#### MORE INFORMATION



→3 IMS outo

Andrey.Ushakov@helmholtz-berlin.de Fon +49-30-8062-14993 the person in charge of the LLRF group of the SeaLab project, Helmholtz Zentrum Berlin

Helmholtz Zentrum Berlin: Dr. Pablo Echevarria, Dr. Axel Neumann

Dr. Andriy Ushakov